

# **GTH Fiber Optic Communication Test Experiment**

Contact Email: support@aithtech.com

## 1 Experiment Introduction

This experiment will introduce the transmission of data communication through optical fiber. The test data is generated by the FPGA itself and transmit by GTH to the first optical fiber port. Then, through the fiber loop to the second fiber port, the GTH/GTY receives data for verification.

## 2 Experimental principle

#### 2.1 GTH IP Design

XILINX Vivado software has designed GTH IP for users, users can use IP to achieve high-speed data transmission and reception of GTH without paying attention to the internal work of GTH. The following is the specific GTH IP generation and configuration method.

1) Double-click the "Ultrascale FPGAs Transceivers Wizard" icon in the "FPGA Features and Design\IO Interface" directory in the "IP Catalog" interface.





In the Basic interface, Enter "gt" as the name in the "Component Name"



3) In the Basic interface, first set the transmission protocol bit "GTH-Aurora 8B10B", the Aurora 8B/10B protocol is an extensible, lightweight link layer protocol that can Data point-to-point transmission. The optical module transmission we use here is single-channel, so choose single lane, and the data interface is 4byte, which is 32-bit data. Then select the Line Rate speed of TX and RX and the type of PLL used, here select 12.5G and QPLL0. The reference clock selects 125Mhz according to the actual crystal oscillator on the board, the user data width is 32 bits, and it is 40 bits after the internal conversion through 8B/10B.





4) In the Physical Resources page, set the DRP clock to 50Mhz. Taking the AXU4EV-P development board as an example, the XCZU4EV-SFVC784 chip has only one BANK GTH transceiver (BANK224). In the AXU4EV-P hardware design, X0Y4 and X0Y5 of the BANK224 are connected to 2-way SFP+ optical modules, and the reference clock is 125Mhz connection to MGTREFCLK1. So here you need to select GTHE\_CHANNEL\_X0Y4, GTHE\_CHANNEL\_X0Y5, and select MGTREFCLK1 for the reference clock.



5) In the **Optional Features** interface, set the receiving clock check, where four **F7** K codes are set as the receiving clock check. Therefore, when the optical fiber data is sent later, the clock check code of these 4 bytes needs to be added.





6) In the Structural Options interface, select the TX Configurable Driver Ports item, select the following items, and the IP will add some more signals to configure the drive capability of the sender.





7) Select RX Equalizer(DFE and LPM) Ports item, select rxlpmen\_in item, this pin can control DFE mode or LPM mode (default is DFE mode)



For more information on GTH IP configuration, please refer to the documentation provided by Xilinx "PG182-UltraScale FPGA Transceivers Wizard" and "ug576-ultrascale-gth-transceivers". These two documents have detailed introduction on various configuration parameters for GTH IP.

8) After the configuration is completed, the IP of the gt just generated is automatically added to the project.



9) Let's generate an example project of GT IP, right-click to select gt, and select "Open IP Example Design..." in the drop-down menu.





10) The generated example project is shown in the following figure:



In this example project, the gt\_example\_stimulus\_8b10b program is the data module for generating the tested PRBS31, and the data of PRBS31 is used for GTH transmission. The program gt\_example\_checking\_8b10b checks whether the received PRBS31 data is correct. We will not introduce the engineering code and test of the example here. You can read the PG182 document for the functions of some modules and signals. In the following GTH data transmission, we will make modifications on the basis of this example project.



#### 2.2 Hardware Introduction

On the AXU4EV-P FPGA development board, there are two fiber optic interfaces SFP1~SFP4 , which are respectively connected to the GTH channel of the FPGA chip.

The SFP1 optical module interface is connected to GTH Channel0, SFP2 is connected to GTH Channel1.

The TX\_Disable signal and RX\_LOSS of the optical module are connected to the common IO of the FPGA. The TX\_Disable signal is used to enable or disable the optical transmission of the optical module. If the TX\_Disable signal is high, the optical transmission is turned off, otherwise the optical transmission is enabled, and this signal needs to be pulled down during normal use. The hardware schematic diagram of SFP1 optical module is as follows:



## 3 Programming

The FPGA programming of optical fiber data transmission is to add a TOP file and 3 .v files on the basis of the project code of the example. The logical block diagram of the project is shown in the following figure:





The program generates data and sends it to the external optical film block 1 using GTH IP. The optical module 1 converts the electrical signal into an optical signal and transmits it to the optical module 2 through the optical fiber. The optical module 2 converts the optical signal into an electrical signal and inputs it to the GTH receiving of the FPGA. The data received by the GTH needs to be aligned with a 32-bit data, and then the data signal and the control data signal are parsed. The verification module performs a check calculation on the data signal and the control signal to determine whether the received data and the transmitted data are consistent.

The design of the fiber optic data transmission is as follows:



The project here adds an ILA tool that can be used to view the received data.



#### 1) gth data communication module

In the previous example we have generated the gth IP example project, where the gt\_example\_stimulus\_8b10b.v module and the gt\_example\_checking\_8b10b.v module have been removed. Because these two are the test data generation and inspection modules, this experiment is not used. In addition, the "gtp\_exdes.v" file is modified, mainly to delete the instantiation of the "gt0\_frame\_gen.v" module and the "gt0\_frame\_check.v" module,Then the interface signal is connected with the signal of the original data generating module and the checking module. We have added //Modify for the specific modification, you can compare it with the source file.

For example, the following user interface signal is added to the Port of the module:



The following is an introduction to the user interface signals. The following takes the GTH interface of channel0 as an example:

| Signal Name | Bits | Input/Output | Description                                                                                                                                               |
|-------------|------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| tx0_clk     | 1    | Output       | The data transmission clock, which is the TXUSRCLK2 described in Section 14, has a GTH reference clock of 312.5Mhz. The data is valid on the rising edge. |



| tx0_data           | 32 | Input  | GTP Transmits data                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------|----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tx0_kchar          | 4  | Input  | The K control word transmitted by GTH to indicate whether the transmitted data is a K code control character or a normal transmission data. A high level indicates a K code control character and 4 bits correspond to 4 Bytes of the transmitted data.  Tx0_kchar [3] corresponds to tx0_data [31:24]  Tx0_kchar [2] corresponds to tx0_data [23:16]  Tx0_kchar [1] corresponds to tx0_data [15:8]  Tx0_kchar [0] corresponds to tx0_data [7:0] |
| rx0_clk            | 1  | Output | The data receive clock, which is the RXUSRCLK2 described in Section 14, has a GTH reference clock of 312.5Mhz. Data is valid on the rising edge                                                                                                                                                                                                                                                                                                  |
| rx0_data           | 32 | Output | GTH receives data.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| rx0_kchar          | 4  | Output | GTH receives the K control word to indicate whether the received data is a K code control character or a normal transmission data. A high level indicates a K code control character, and 4 bits correspond to 4 Bytes of 32 bits of received data.  rx0_kchar [3] corresponds to rx0_data [31:24]  rx0_kchar [2] corresponds to rx0_data [23:16]  rx0_kchar [1] corresponds to rx0_data [15:8]  rx0_kchar [0] corresponds to rx0_data [7:0]     |
| gt0_txfsmresetdone | 1  | Output | GTH initialization completion signal                                                                                                                                                                                                                                                                                                                                                                                                             |

Knowing the meaning of the GTH user interface signal, we can send and receive fiber data through the user interface.

> Complete the connection of user interface signals and GTH IP through the following connections.



```
582
       assign tx0_clk
                       = hb0_gtwiz_userclk_tx_usrclk2_int;
583
       assign rx0_clk = hb0_gtwiz_userclk_rx_usrclk2_int;
584
       assign rx0_data = hb0_gtwiz_userdata_rx_int;
       assign rx0_kchar = ch0_rxctrl2_int;
586
587
       assign gt0_txfsmresetdone = gtwiz_reset_tx_done_int;
       assign gt0_rxfsmresetdone = gtwiz_reset_rx_done_int;
588
589
590
       assign tx1_clk
                       = hb0_gtwiz_userclk_tx_usrclk2_int;
591
       assign rx1_clk
                       = hb0_gtwiz_userclk_rx_usrclk2_int;
592
       assign rx1_data = hb1_gtwiz_userdata_rx_int;
593
594
       assign rx1_kchar
                        = ch1_rxctrl2_int;
       assign gtl_txfsmresetdone = gtwiz_reset_tx_done_int;
595
       assign gtl_rxfsmresetdone = gtwiz_reset_rx_done_int;
596
597
598
       assign hb0_gtwiz_userdata_tx_int = tx0_data ;
       assign hb1_gtwiz_userdata_tx_int = tx1_data ;
599
600
601
       assign ch0_txctrl2_int = tx0_kchar ;
602
       assign chl_txctrl2_int = txl_kchar ;
603
604
       assign ch0_txctrl0_int = 16' d0 ;
605
606
       assign chl_txctrl0_int = 16' d0 ;
607
       assign ch0_txctrl1_int = 16' d0 ;
608
609
       assign chl_txctrl1_int = 16' d0 ;
```

For the signals used in the program, users can refer to the "ug576-ultrascale-gth-transceivers.pdf" document for query. For example, page P117 introduces the function of the 8-bit txctrl2 signal as the K code corresponding to 64-bit data.

#### 2) gth packet transmitting module packet\_send.v

In the packet\_send.v, the test data is transmitted by a state machine. First, before the data is transmitted, the synchronization packet header signal is transmit first, and then the sequence number and control signal of the data packet are transmit. The test data is then transmit out via GTH. The sending process is as follows:





All data bits transmitted by GTH are 32 bits. Before transmitting data packets, 32-bit data correction control word needs to be sent. The correction control word is used to eliminate the frequency error caused by different system clocks. The gt\_tx\_ctrl signal is set to 1111, indicating that these 32-bit data are all control words

```
SEND_CORRECTION:

begin

gt_tx_data <= 32' hf7_f7_f7_f7;

gt_tx_ctrl <= 4' b1111;

state <= SEND_DUMMY;

end
```

The 32-bit correction word (F7F7F7F7) has been configured in the GTH IP. So when GTH receives data packets, it will automatically make corrections



The synchronization signal packet header signal is defined as 32-bit "ff\_00\_00\_bc", and the lower 8-bit "bc" is the K28.5 code control character. The K-code feature word definition is described in Xilinx's "ug576-ultrascale-gth-transceivers.pdf" document.



| Table 4-2. | Valid Contr | ol K Characters   |
|------------|-------------|-------------------|
| Tuble A-2. | vallu Collu | OI IN CHIALACTERS |

| Special Code<br>Name | Bits<br>HGF EDCBA | Current RD -<br>abcdei fghj | Current RD +<br>abcdei fghj |
|----------------------|-------------------|-----------------------------|-----------------------------|
| K28.0                | 000 11100         | 001111 0100                 | 110000 1011                 |
| K28.1                | 001 11100         | 001111 1001                 | 110000 0110                 |
| K28.2                | 010 11100         | 001111 0101                 | 110000 1010                 |
| K28.3                | 011 11100         | 001111 0011                 | 110000 1100                 |
| K28.4                | 100 11100         | 001111 0010                 | 110000 1101                 |
| K28.5                | 101 11100         | 001111 1010                 | 110000 0101                 |
| K28.6                | 110 11100         | 001111 0110                 | 110000 1001                 |
| K28.7 <sup>(1)</sup> | 111 11100         | 001111 1000                 | 110000 0111                 |
| K23.7                | 111 10111         | 111010 1000                 | 000101 0111                 |
| K27.7                | 111 11011         | 110110 1000                 | 001001 0111                 |
| K29.7                | 111 11101         | 101110 1000                 | 010001 0111                 |
| K30.7                | 111 11110         | 011110 1000                 | 100001 0111                 |

#### Notes:

1. Used for testing and characterization only.

When transmitting K28.5 code control characters to GTP, you need to raise the corresponding bit of the gt\_tx\_ctrl signal to indicate that a certain byte in the transmitted data is the K code control word. So here when transmitting a sync signal to GTP, the gt\_tx\_ctrl signal is set to 0001, and when other data is transmitted, it is set to 0000.

```
SEND_HEADER:
49
                   begin
                       gt_tx_data <= 32' hff_00_00_bc;
                       gt_tx_ctrl <= 4'b0001;
51
                       state <= SEND_SEQ_NUM;
52
                       check_sum <= 32' d0;
                   end
54
                   SEND_SEQ_NUM:
55
56
                       gt_tx_data <= sequence_number;</pre>
                       gt_tx_ctrl <= 4' b0000;
58
                       state <= SEND_CTRL;
```

## 3) Bit data alignment module word\_align.v

The external user data interface of the GTH transceiver has a width of 32 bits and an internal data width of 20 bits (8b/10b conversion). During the actual test, it is found that the 32-bit data transmitted may have 16-bit data shift, that is, the transmitted data and the received data will have 16-bit misalignment. The following table shows the GTH transmit data and receive data shifts:



| GTH Transmitted Data |          | GTH Received data |          |
|----------------------|----------|-------------------|----------|
| Data 1               | 11111111 | Data 1            | 11112222 |
| Data 2               | 2222222  | Data 2            | 22223333 |
| Data 3               | 33333333 | Data 3            | 33334444 |
| Data 4               | 4444444  | Data 4            | 44445555 |
| Data 5               | 5555555  | Data 5            | 5555     |
|                      |          |                   |          |

Because we added the K code control word when the GTH transmits the sync signal and the useless data, and sets the gt\_tx\_ctrl signal to 0001, if there is a 16-bit data shift, the received sync signal and the useless data, the K code control word It will also shift, and the signal of gt\_tx\_ctrl will become 0100. So we can judge whether the received GTH data is shifted by judging the value of the gt\_tx\_ctrl signal. If the received gt\_tx\_ctrl is 0001, it is the same as when we transmit it, indicating that the data is not shifted; if the received gt\_tx\_ctrl is 0100 .The received data is shifted and needs to be recombined and done in the word\_align.v module.

```
24 🖯 always@(posedge rx_clk)
25 🖯 begin
26
         case (align_bit)
27 🖯
             4' ь0001:
28
                 rx_data_align <= gt_rx_data;
29 🖯
             4' b0100:
                 rx_data_align <= {gt_rx_data[15:0], gt_rx_data_d0[31:16]};
             default:
32 A
                 rx_data_align <= 32' d0;
33
         endcase
34 📄 end
```

# 4) GTH Data Parsing Module packet\_rec.v

Because only a part of the received 32-bit data is valid data, the other is the synchronization header, sequence data, control data and Checksum. The checksum of the data is calculated in the packet\_rec.v module, and then compared with the received checksum value. If it is not correct, it will generate a data error signal.



One function of the program is to detect the synchronization header signal in the GTH data (data is ff\_00\_02\_bc), and if a synchronization header signal is received, start receiving a packet of data.

```
WAIT_HEADER:

begin

check_sum <= 32'd0;

if(gt_rx_ctrl[0] == 1'b1 && gt_rx_data[7:0] == 8'hbc)

state <= SEQ_NUM;

end

SEQ_NUM:
```

Another function of the program is to determine the checksum of the statistics and the received checksum.

```
else if(state == CHECK)

description

segin

packet_cnt <= packet_cnt + 1;

if(check_sum != gt_rx_data || sequence_number != (last_sequence_number + 1))

representation

error_packet_cnt <= error_packet_cnt + 1;

end

end</pre>
```

#### 5) Pin constraints

The pin constraints here are modified from the gt\_example\_top.xdc file in the example project of GTH IP. For example, the reference clock of GTH is 125Mhz and the system clock is 200Mhz, which needs to correspond to the pins on the development board.

```
56 | set_property PACKAGE_PIN V5 [get_ports mgtrefclk_n]

57 | set_property PACKAGE_PIN V6 [get_ports mgtrefclk_p]

83 |

84 | set_property IOSTANDARD DIFF_SSIL12 [get_ports sys_clk_p]

85 | set_property PACKAGE_PIN AF5 [get_ports sys_clk_p]

86 | set_property PACKAGE_PIN AF5 [get_ports sys_clk_n]

87 | set_property IOSTANDARD DIFF_SSIL12 [get_ports sys_clk_n]
```

In addition, it is necessary to add the definition of the transmission control pin of the SFP optical module, such as

create\_clock -period 5.000 -name sys\_clk\_p -waveform {0.000 2.500} [get\_ports sys\_clk\_p]

```
set_property BITSTREAM. GENERAL. COMPRESS TRUE [current_design]

set_property PACKAGE_PIN D12 [get_ports {tx_disable[0]}]

set_property IOSTANDARD LVCMOS33 [get_ports {tx_disable[0]}]
```



## 4 Optical Fiber Data Transmission Test

After the compilation project is passed, we can start the experiment of fiber data transmission. The optical module is plugged into the SFP1~SFP2 interface of the AXU4EV-P FPGA development board, and then connected to the optical fiber. The AXU4EV-P hardware is connected as shown below:



Then download the bit file to the FPGA.



Click the Run Trigger for this ILA core button





We can see the test data received in the ILA.



The error\_packet\_cnt\_o value is incremented by 1 if there is a received packet error.